The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Aug. 30, 2011

Filed:

Jul. 10, 2007
Applicants:

Joo-sun Choi, Gyeonggi-do, KR;

Won-chang Jung, Gyeonggi-do, KR;

Hi-choon Lee, Gyeonggi-do, KR;

Sung-min Yim, Gyeonggi-do, KR;

Chul-woo Park, Gyeonggi-do, KR;

Won-il Bae, Gyeonggi-do, KR;

Inventors:

Joo-Sun Choi, Gyeonggi-do, KR;

Won-Chang Jung, Gyeonggi-do, KR;

Hi-Choon Lee, Gyeonggi-do, KR;

Sung-Min Yim, Gyeonggi-do, KR;

Chul-Woo Park, Gyeonggi-do, KR;

Won-Il Bae, Gyeonggi-do, KR;

Assignee:

Samsung Electronics Co., Ltd., Yeongtong-gu, Suwon-si, Gyeonggi-do, KR;

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G06F 12/00 (2006.01);
U.S. Cl.
CPC ...
Abstract

In an embodiment, a semiconductor memory device includes a clock latency that can be controlled responsive to whether or not an output order of burst data is reordered. The semiconductor memory device may comprise a control unit and a latency control unit. The control unit may generate a latency control signal having a logic level that varies depending on whether or not an output order of burst data is reordered. The latency control unit may control a latency value in response to the latency control signal. The semiconductor memory device and the method of controlling the latency value responsive to a reordering of the burst data allow for an optimally fast memory access time.


Find Patent Forward Citations

Loading…