The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Aug. 09, 2011

Filed:

Jul. 06, 2000
Applicants:

Suresh Krishna, Sunnyvale, CA (US);

Christopher Owen, Los Gatos, CA (US);

Derrick C. Lin, San Mateo, CA (US);

Joseph J. Tardo, Palo Alto, CA (US);

Patrick Law, Milpitas, CA (US);

Phillip Norman Smith, Sunnyvale, CA (US);

Inventors:

Suresh Krishna, Sunnyvale, CA (US);

Christopher Owen, Los Gatos, CA (US);

Derrick C. Lin, San Mateo, CA (US);

Joseph J. Tardo, Palo Alto, CA (US);

Patrick Law, Milpitas, CA (US);

Phillip Norman Smith, Sunnyvale, CA (US);

Assignee:

Broadcom Corporation, Irvine, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H04L 29/00 (2006.01);
U.S. Cl.
CPC ...
Abstract

Provided is an architecture for a cryptography accelerator chip that allows significant performance improvements over previous prior art designs. In various embodiments, the architecture enables parallel processing of packets through a plurality of cryptography engines and includes a classification engine configured to efficiently process encryption/decryption of data packets. Cryptography acceleration chips in accordance may be incorporated on network line cards or service modules and used in applications as diverse as connecting a single computer to a WAN, to large corporate networks, to networks servicing wide geographic areas (e.g., cities). The present invention provides improved performance over the prior art designs, with much reduced local memory requirements, in some cases requiring no additional external memory. In some embodiments, the present invention enables sustained full duplex Gigabit rate security processing of IPSec protocol data packets.


Find Patent Forward Citations

Loading…