The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jun. 21, 2011

Filed:

Jul. 11, 2008
Applicant:

James Douglas Seefeldt, Eden Prairie, MN (US);

Inventor:

James Douglas Seefeldt, Eden Prairie, MN (US);

Assignee:

Honeywell International Inc., Morristown, NJ (US);

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H03K 3/017 (2006.01);
U.S. Cl.
CPC ...
Abstract

Described herein are methods and apparatuses for achieving a desired duty cycle on an output of a PLL. According to one embodiment, a method is described, including generating a single ended clock signal from a differential common mode clock signal using a limiting differential amplifier, wherein the single ended clock signal has a duty cycle, generating a differential bias current signal in response to the duty cycle of the single ended clock signal, and correcting the duty cycle of the single ended clock signal to a desired duty cycle by applying the differential bias current signal to the limiting differential amplifier. According to another embodiment, a CML-to-CMOS converter circuit is described, including a limiting differential amplifier for generating a single ended clock signal from a differential common mode clock signal, wherein the single ended clock signal has a duty cycle, a low-pass filter for generating a measurement of the duty cycle of the single ended clock signal, and a second differential amplifier for (i) comparing the measurement with a reference voltage and (ii) generating a differential bias current signal in response to the comparison.


Find Patent Forward Citations

Loading…