The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jun. 21, 2011

Filed:

May. 19, 2009
Applicants:

Sam-jong Choi, Gyeonggi-do, KR;

Yong-kwon Kim, Gyeonggi-do, KR;

Kyoo-chul Cho, Gyeonggi-do, KR;

Kyung-soo Kim, Gyeonggi-do, KR;

Jae-ryong Jung, Gyeonggi-do, KR;

Tae-soo Kang, Gyeonggi-do, KR;

Sang-sig Kim, Seoul, KR;

Inventors:

Sam-jong Choi, Gyeonggi-do, KR;

Yong-kwon Kim, Gyeonggi-do, KR;

Kyoo-chul Cho, Gyeonggi-do, KR;

Kyung-soo Kim, Gyeonggi-do, KR;

Jae-ryong Jung, Gyeonggi-do, KR;

Tae-soo Kang, Gyeonggi-do, KR;

Sang-Sig Kim, Seoul, KR;

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 21/00 (2006.01);
U.S. Cl.
CPC ...
Abstract

Methods of forming a gate structure for an integrated circuit memory device include forming a first dielectric layer having a dielectric constant of under 7 on an integrated circuit substrate. Ions of a selected element from group 4 of the periodic table and having a thermal diffusivity of less than about 0.5 centimeters per second (cm/s) are injected into the first dielectric layer to form a charge storing region in the first dielectric layer with a tunnel dielectric layer under the charge storing region. A metal oxide second dielectric layer is formed on the first dielectric layer, the second dielectric layer. The substrate including the first and second dielectric layers is thermally treated to form a plurality of discrete charge storing nano crystals in the charge storing region and a gate electrode layer is formed on the second dielectric layer. Gate structures for integrated circuit devices and memory cells are also provided.


Find Patent Forward Citations

Loading…