The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
May. 17, 2011
Filed:
Apr. 30, 2007
Daniel R. Crouse, Ii, Hyde Park, NY (US);
Gernot E. Guenther, Endicott, NY (US);
Viktor Gyuris, Wappingers Falls, NY (US);
Harrell Hoffman, Austin, TX (US);
Kevin A. Pasnik, Cedar Park, TX (US);
Thomas J. Tryt, Binghamton, NY (US);
John H. Westermann, Jr., Endicott, NY (US);
Daniel R. Crouse, II, Hyde Park, NY (US);
Gernot E. Guenther, Endicott, NY (US);
Viktor Gyuris, Wappingers Falls, NY (US);
Harrell Hoffman, Austin, TX (US);
Kevin A. Pasnik, Cedar Park, TX (US);
Thomas J. Tryt, Binghamton, NY (US);
John H. Westermann, Jr., Endicott, NY (US);
International Business Machines Corporation, Armonk, NY (US);
Abstract
A system and method for design verification and, more particularly, a hardware simulation accelerator design and method that exploits a parallel structure of user models to support a large user model size. The method includes a computer including N number of logic evaluation units (LEUs) that share a common pool of instruction memory (IM). The computer infrastructure is operable to: partition a number of parallel operations in a netlist; and send a same instruction stream of the partitioned number of parallel operations to N number of LEUs from a single IM. The system is a hardware simulation accelerator having a computer infrastructure operable to provide a stream of instructions to multiple LEUs from a single IM. The multiple LEUs are clustered together with multiple IMs such that each LEU is configured to use instructions from any of the multiple IMs thereby allowing a same instruction stream to drive the multiple LEUs.