The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
May. 03, 2011

Filed:

Apr. 23, 2009
Applicants:

Dipankar Bhattacharya, Maoungie, PA (US);

Makeshwar Kothandaraman, Whitehall, PA (US);

John Kriz, Palmerton, PA (US);

Jeffrey Nagy, Allentown, PA (US);

Yehuda Smooha, Allentown, PA (US);

Pankaj Kumar, Bangalorek, IN;

Inventors:

Dipankar Bhattacharya, Maoungie, PA (US);

Makeshwar Kothandaraman, Whitehall, PA (US);

John Kriz, Palmerton, PA (US);

Jeffrey Nagy, Allentown, PA (US);

Yehuda Smooha, Allentown, PA (US);

Pankaj Kumar, Bangalorek, IN;

Assignee:

LSI Corporation, Milpitas, CA (US);

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
G05F 1/10 (2006.01); G05F 3/02 (2006.01);
U.S. Cl.
CPC ...
Abstract

Described embodiments provide for protecting from DC and transient over-voltage conditions an input/output ('I/O') buffer having first and second I/O transistors. The first I/O transistor is coupled to a first over-voltage protection circuit adapted to prevent an over-voltage condition on at least the first I/O transistor. The second I/O transistor is coupled to a second over-voltage protection circuit adapted to prevent an over-voltage condition on at least the second I/O transistor. First and second bias voltages are generated from an operating voltage of the buffer. A third bias voltage is generated from either i) the first bias voltage, or ii) an output signal voltage of the buffer and a fourth bias voltage is generated from either i) the second bias voltage, or ii) the output signal voltage of the buffer. The third and fourth bias voltages are provided to the first and second over-voltage protection circuits, respectively.


Find Patent Forward Citations

Loading…