The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Apr. 19, 2011

Filed:

Nov. 05, 2007
Applicants:

Andrew Bellis, Surrey, GB;

Philip Clarke, Surrey, GB;

Joseph Huang, Morgan Hill, CA (US);

Yan Chong, San Jose, CA (US);

Michael H. M. Chu, Fremont, CA (US);

Manoj B. Roge, San Jose, CA (US);

Inventors:

Andrew Bellis, Surrey, GB;

Philip Clarke, Surrey, GB;

Joseph Huang, Morgan Hill, CA (US);

Yan Chong, San Jose, CA (US);

Michael H. M. Chu, Fremont, CA (US);

Manoj B. Roge, San Jose, CA (US);

Assignee:

Altera Corporation, San Jose, CA (US);

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H03K 19/096 (2006.01);
U.S. Cl.
CPC ...
Abstract

I/O blocks include input, output, and output enable circuits for interfacing with memory devices. The input circuit includes registers for capturing a double data rate signal, converting it into single data rate signals, and resynchronizing the single data rate signals. Multiple devices may be accessible with each device potentially having a different clock signal for resynchronizing. Another clock signal may be used to align/synchronize resulting signals from multiple devices. The resynchronized single rate signals can be converted into half-rate data signals, and the four half-rate data signals can be provided to resources in the programmable device core. The input circuit also may provide a half-rate clock signal synchronized with the half-rate data signals to the programmable device core. The half rate clock signal can be derived from the full-rate clock signal using a data strobe signal, a full-rate clock signal, or a half-rate clock signal as an input.


Find Patent Forward Citations

Loading…