The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Oct. 05, 2010
Filed:
Apr. 18, 2006
Juan A. Carballo, Austin, TX (US);
Hayden C. Cranford, Jr., Cary, NC (US);
Gareth J. Nicholls, Brockenhurst, GB;
Vernon R. Norman, Cary, NC (US);
Martin L. Schmatz, Rueschlikon, CH;
Juan A. Carballo, Austin, TX (US);
Hayden C. Cranford, Jr., Cary, NC (US);
Gareth J. Nicholls, Brockenhurst, GB;
Vernon R. Norman, Cary, NC (US);
Martin L. Schmatz, Rueschlikon, CH;
International Business Machines Corporation, Armonk, NY (US);
Abstract
Disclosed are a receiver circuit, method and design architecture of a decision feedback equalizer (DFE) Clock-And-Data Recovery (CDR) architecture that utilizes/produces one sample-per-bit in the receiver and reduces bit-error-rate (BER). An integrating receiver is combined with a decision feedback equalizer along with the appropriate (CDR) loop phase detector to maintain a single sample per bit requirement. The incoming voltage is converted to a current and connected to a current summing node. Weighted currents determined by the values of previously detected bits and their respective feedback coefficients are also connected to this node. Additionally, the summed currents is integrated and converted to a voltage. A sampler is utilized to make a bit decision based on the resulting voltage. After sampling, the integrator is reset before analysis of the next bit. The necessary amplification is achieved by maximizing the sensitivity of the latch, using integration in front of the data latch.