The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Aug. 17, 2010
Filed:
Apr. 03, 2007
Jong-hyun Choung, Suwon-si, KR;
Hong-sick Park, Suwon-si, KR;
Joo-ae Yoon, Seongnam-si, KR;
Jeong-min Park, Seoul, KR;
Doo-hee Jung, Seoul, KR;
Sun-young Hong, Seoul, KR;
Bong-kyun Kim, Incheon-si, KR;
Won-suk Shin, Yongin-si, KR;
Byeong-jin Lee, Yongin-si, KR;
Jong-Hyun Choung, Suwon-si, KR;
Hong-Sick Park, Suwon-si, KR;
Joo-Ae Yoon, Seongnam-si, KR;
Jeong-Min Park, Seoul, KR;
Doo-Hee Jung, Seoul, KR;
Sun-Young Hong, Seoul, KR;
Bong-Kyun Kim, Incheon-si, KR;
Won-Suk Shin, Yongin-si, KR;
Byeong-Jin Lee, Yongin-si, KR;
Samsung Electronics Co., Ltd., Gyeonggi-do, KR;
Abstract
A method of manufacturing a thin film transistor array panel, including: forming gate lines on a substrate; forming a gate insulating layer on the gate lines; forming semiconductor layers on the gate insulating layer; forming data lines and drain electrodes on the semiconductor layers; depositing a passivation layer on the data lines and the drain electrodes; forming a first photoresist layer including a first portion and a second portion that is thinner than the first portion on the passivation layer; forming a first preliminary contact hole exposing the data lines by etching the passivation layer by using the first photoresist layer as a mask; removing the second portion of the first photoresist; forming a first contact hole by expanding the first preliminary contact hole and opening portions by etching the passivation layer by using the first portion of the first photoresist layer as a mask; depositing a conductor layer; and forming pixel electrodes in the opening portions and a first contact assistant member in the first contact hole by removing the first photoresist layer and the conductor layer located thereon.