The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Mar. 23, 2010
Filed:
Nov. 20, 2006
William P. Cornelius, Los Gatos, CA (US);
Tony S. El-kik, Allentown, PA (US);
Stephen A. Masnica, Macungie, PA (US);
Parag Parikh, Allentown, PA (US);
Anthony W. Seaman, Bethlehem, PA (US);
William P. Cornelius, Los Gatos, CA (US);
Tony S. El-Kik, Allentown, PA (US);
Stephen A. Masnica, Macungie, PA (US);
Parag Parikh, Allentown, PA (US);
Anthony W. Seaman, Bethlehem, PA (US);
Agere Systems Inc., Allentown, PA (US);
Abstract
A signal buffering and retiming (SBR) circuit for a plurality of memory devices. A PLL-based clock generator generates a set of phase-shifted clock signals from a received host clock signal. Each of a plurality of phase selectors independently selects a subset of contiguous clock signals from the set of phase-shifted clock signals. Each subset of contiguous clock signals is applied to a different set of one or more verniers, each vernier independently selecting one of the contiguous clock signals as its retiming clock signal for use in generating either (1) an output clock signal or a retimed bit of address or control data for one or more of the memory devices or (2) a feedback clock signal for the PLL-based clock generator. The SBR circuit can be designed to satisfy relatively stringent signal timing requirements related to skew and delay.