The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Mar. 09, 2010

Filed:

Sep. 28, 2007
Applicants:

Jin-su Ko, San Jose, CA (US);

Sunghyun Park, San Jose, CA (US);

Inventors:

Jin-Su Ko, San Jose, CA (US);

Sunghyun Park, San Jose, CA (US);

Assignee:

Qualcomm Incorporated, San Diego, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G05F 1/59 (2006.01); G05F 1/575 (2006.01);
U.S. Cl.
CPC ...
Abstract

A method and apparatus for regulating a supply voltage to an integrated circuit is disclosed. The method and apparatus provides good power supply noise rejection characteristics over a wide bandwidth as well as low dropout voltage. In the disclosed methods and apparatus, native NMOS source followers may be stacked and coupled to a supply rail to supply a regulated voltage to a load. The gates of the native NMOS source followers may be coupled to the outputs of internal regulators. The internal regulators may also contain stacked NMOS source followers. In an embodiment, the internal regulators may be supplied by a high voltage source, while native NMOS source followers may be supplied by a low voltage source. In another embodiment, lo-pass filters may filter the signal from the internal regulators to the NMOS source followers. In yet another embodiment, the gates of the source followers may be coupled to the sources of the transistors with the internal regulators.


Find Patent Forward Citations

Loading…