The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Dec. 22, 2009
Filed:
Sep. 07, 2007
Se-hoon OH, Hwaseong-si, KR;
Young-geun Park, Suwon-si, KR;
Han-mei Choi, Seoul, KR;
Seung-hwan Lee, Suwon-si, KR;
Ki-yeon Park, Seoul, KR;
Sun-jung Kim, Suwon-si, KR;
Se-Hoon Oh, Hwaseong-si, KR;
Young-Geun Park, Suwon-si, KR;
Han-Mei Choi, Seoul, KR;
Seung-Hwan Lee, Suwon-si, KR;
Ki-Yeon Park, Seoul, KR;
Sun-Jung Kim, Suwon-si, KR;
Samsung Electronics Co., Ltd., Gyeonggi-do, KR;
Abstract
In a non-volatile memory device and a method of manufacturing the non-volatile memory device, a tunnel insulating layer, a charge trapping layer, a dielectric layer and a conductive layer may be sequentially formed on a channel region of a substrate. The conductive layer may be patterned to form a gate electrode and spacers may be formed on sidewalls of the gate electrode. A dielectric layer pattern, a charge trapping layer pattern, and a tunnel insulating layer pattern may be formed on the channel region by an anisotropic etching process using the spacers as an etch mask. Sidewalls of the charge trapping layer pattern may be removed by an isotropic etching process to reduce the width thereof. Thus, the likelihood of lateral diffusion of electrons may be reduced or prevented in the charge trapping layer pattern and high temperature stress characteristics of the non-volatile memory device may be improved.