The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Dec. 15, 2009
Filed:
Dec. 07, 2007
Benjamin Heying, Fullerton, CA (US);
Ioulia Smorchkova, Lakewood, CA (US);
Vincent Gambin, Gardena, CA (US);
Robert Coffie, Camarillo, CA (US);
Benjamin Heying, Fullerton, CA (US);
Ioulia Smorchkova, Lakewood, CA (US);
Vincent Gambin, Gardena, CA (US);
Robert Coffie, Camarillo, CA (US);
Northrop Grumman Space & Mission Systems Corp., Los Angeles, CA (US);
Abstract
A method for fabricating a nitride-based FET device that provides reduced electron trapping and gate current leakage. The fabrication method provides a device that includes a relatively thick passivation layer to reduce traps caused by device processing and a thin passivation layer below the gate terminal to reduce gate current leakage. Semiconductor device layers are deposited on a substrate. A plurality of passivation layers are deposited on the semiconductor device layers, where at least two of the layers are made of a different dielectric material to provide an etch stop. One or more of the passivation layers can be removed using the interfaces between the layers as an etch stop so that the distance between the gate terminal and the semiconductor device layers can be tightly controlled, where the distance can be made very thin to increase device performance and reduce gate current leakage.