The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Dec. 01, 2009
Filed:
Dec. 27, 2006
Sang Gi Lee, Gyeonggi-do, KR;
Sang Gi Lee, Gyeonggi-do, KR;
Dongbu HiTek Co., Ltd., Seoul, KR;
Abstract
Embodiments relate to a method of manufacturing a CMOS image sensor in which, when a buried photodiode is formed, a p-type impurity region may be formed simultaneously with a p-type LDD region in the photo diode region. Additionally, a p-type impurity region may be formed under side wall spacers, which may reduce leakage current of the photodiode. In embodiments, the method may include providing a semiconductor substrate divided into a pMOS region, a nMOS region, and a diode region, forming a shallow trench isolation (STI) on the semiconductor substrate, opening only the nMOS region and implanting low density n-type impurities to form an n-type LDD region, opening the diode region and pMOS region and implanting impurities to form a p-type impurity region and a p-type LDD region, opening only the diode region and implanting impurities to form an n-type impurity region, forming side wall spacers on both side walls of the gate, opening only the nMOS region and implanting high density n-type impurities to form an n-type source and drain region, and opening only the pMOS region and implanting high density p-type impurities to form p-type source and drain region.