The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Nov. 17, 2009

Filed:

Feb. 03, 2007
Applicants:

Tim Tri Hoang, San Jose, CA (US);

Sergey Shumarayev, Los Altos Hills, CA (US);

Kazi Asaduzzaman, Fremont, CA (US);

Wanli Chang, Saratoga, CA (US);

Mian Z. Smith, Los Altos, CA (US);

Kang-wei Lai, Milpitas, CA (US);

Leon Zheng, Santa Clara, CA (US);

Inventors:

Tim Tri Hoang, San Jose, CA (US);

Sergey Shumarayev, Los Altos Hills, CA (US);

Kazi Asaduzzaman, Fremont, CA (US);

Wanli Chang, Saratoga, CA (US);

Mian Z. Smith, Los Altos, CA (US);

Kang-Wei Lai, Milpitas, CA (US);

Leon Zheng, Santa Clara, CA (US);

Assignee:

Altera Corporation, San Jose, CA (US);

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H03L 7/06 (2006.01);
U.S. Cl.
CPC ...
Abstract

Techniques are provided for compensating for phase and timing delays in clock signals generated by phase-locked loops and delay-locked loops on integrated circuits. Circuit elements coupled in a feedback loop of a locked circuit can compensate for the timing and phase delays between an input pin and an output pin. Other circuit elements coupled in the feedback loop of a locked circuit can compensate for the delay between an input pin and a destination circuit element. Still other circuit elements coupled in an input reference path of a locked circuit preserve a timing relationship between input clock and input data signals. A clock signal and a data signal received at a destination circuit element have the same phase and timing relationship that exists between the input clock and input data signals at input pins.


Find Patent Forward Citations

Loading…