The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Sep. 22, 2009
Filed:
Nov. 05, 2007
Michael H. M. Chu, Fremont, CA (US);
Joseph Huang, Morgan Hill, CA (US);
Chiakang Sung, Milpitas, CA (US);
Yan Chong, San Jose, CA (US);
Andrew Bellis, Guildford, GB;
Philip Clarke, Leatherhead, GB;
Manoj B. Roge, San Jose, CA (US);
Michael H. M. Chu, Fremont, CA (US);
Joseph Huang, Morgan Hill, CA (US);
Chiakang Sung, Milpitas, CA (US);
Yan Chong, San Jose, CA (US);
Andrew Bellis, Guildford, GB;
Philip Clarke, Leatherhead, GB;
Manoj B. Roge, San Jose, CA (US);
Altera Corporation, San Jose, CA (US);
Abstract
Circuits, methods, and apparatus for transferring data from a device's input clock domain to a core clock domain. One example achieves this by using a retiming element between input and core circuits. The retiming element is calibrated by incrementally sweeping a delay and receiving data at each increment. Minimum and maximum delays where data is received without errors are averaged. This average can then be used to adjust the timing of a circuit element inserted in an input path between an input register clocked by an input strobe signal and an output register clocked by a core clock signal. In one example, an input signal may be delayed by an amount corresponding to the delay setting. In other examples, each input signal is registered using an intermediate register between the input register and the output register, where a clock signal is delayed by an amount corresponding to the delay setting.