The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Feb. 17, 2009

Filed:

Nov. 24, 2004
Applicants:

Yuanbin Guo, Richardson, TX (US);

Jianzhong Zhang, Irving, TX (US);

Dennis Mccain, Lewisville, TX (US);

Joseph R. Cavallaro, Pearland, TX (US);

Inventors:

Yuanbin Guo, Richardson, TX (US);

Jianzhong Zhang, Irving, TX (US);

Dennis McCain, Lewisville, TX (US);

Joseph R. Cavallaro, Pearland, TX (US);

Assignee:

Nokia Corporation, Espoo, FI;

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H04B 1/707 (2006.01); H03H 7/30 (2006.01);
U.S. Cl.
CPC ...
Abstract

Disclosed is a LMMSE receiver that restores orthogonality of spreading codes in the downlink channel for a spread spectrum signal received over N receive antennas. The FFT-based chip equalizer tap solver reduces the direct matrix inverse of the prior art to the inverse of some submatrices of size N×N with the dimension of the receive antennas, and most efficiently reduces matrix inverses to no larger than 2×2. Complexity is further reduced over a conventional Fast Fourier Transform approach by Hermitian optimization to the inverse of submatrices and tree pruning. For a receiver with N=4 or N=2 with double oversampling, the resulting 4×4 matrices are partitioned into 2×2 block sub-matrices, inverted, and rebuilt into a 4×4 matrix. Common computations are found and repeated computations are eliminated to improve efficiency. Generic design architecture is derived from the special design blocks to eliminate redundancies in complex operations. Optimally, the architecture is parallel and pipelined.


Find Patent Forward Citations

Loading…