The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Feb. 03, 2009

Filed:

Dec. 17, 2003
Applicants:

Tad Kwasniewski, Ottawa, CA;

Bill Bereza, Nepean, CA;

Shoujun Wang, Nepean, CA;

Mashkoor Baig, Ottawa, CA;

Haitao Mei, Kanata, CA;

Inventors:

Tad Kwasniewski, Ottawa, CA;

Bill Bereza, Nepean, CA;

Shoujun Wang, Nepean, CA;

Mashkoor Baig, Ottawa, CA;

Haitao Mei, Kanata, CA;

Assignee:

Altera Corporation, San Jose, CA (US);

Attorneys:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H04L 7/00 (2006.01); H03D 3/24 (2006.01);
U.S. Cl.
CPC ...
Abstract

A received clock signal is aligned ('eye centered') with a received data signal by recovering a separate clock from the data signal and comparing and aligning the received clock with the recovered clock by delaying one or both of the received clock and the received data as necessary. After the necessary delays are set, the comparison/alignment circuitry can be turned off, until the next time alignment is necessary, to conserve power. In a multiple channel system, any combination of each received data channel, the received clock, or individual branches of the received clock in each channel can be delayed as necessary. Each channel can have its own comparison/alignment circuitry so that all channels can be aligned simultaneously, or re-usable circuitry can be provided for connection sequentially to each channel where sequential alignment of the channels is fast enough.


Find Patent Forward Citations

Loading…