The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Jan. 13, 2009
Filed:
Mar. 29, 2008
Bao G. Truong, Austin, TX (US);
Daniel Mark Dreps, Georgetown, TX (US);
Anand Haridass, Austin, TX (US);
John C. Schiff, Round Rock, TX (US);
Joel D. Ziegelbein, Iowa City, IA (US);
Bao G. Truong, Austin, TX (US);
Daniel Mark Dreps, Georgetown, TX (US);
Anand Haridass, Austin, TX (US);
John C. Schiff, Round Rock, TX (US);
Joel D. Ziegelbein, Iowa City, IA (US);
International Business Machines Corporation, Armonk, NY (US);
Abstract
A first clock signal of frequency F is used to couple data to an off-chip driver (OCD) using a master/slave flip flop (FF), wherein the master latch is clocked with the first clock signal and the slave latch is clocked with the complement of the first clock signal. A second clock signal of frequency F/is generated from the first clock signal. The second clock signal is shifted a time equal to substantially one-half the cycle of the first clock signal. In one embodiment, the second clock is shifted using a delay line circuit. In another embodiment, the second clock is shifted using a master/slave FF, wherein the master latch is clocked with the complement of the first clock signal and the slave latch is clocked with the first clock signal. The logic state transitions of the data between edges of the propagating clock thereby reducing coupling to the clock transitions and thus reducing edge jitter.