The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Nov. 11, 2008

Filed:

Jan. 17, 2006
Applicants:

Trevor J. Bauer, Boulder, CO (US);

Jeffrey V. Lindholm, Longmont, CO (US);

F. Erich Goetting, Cupertino, CA (US);

Bruce E. Talley, Louisville, CO (US);

Ramakrishna K. Tanikella, Boulder, CO (US);

Steven P. Young, Boulder, CO (US);

Inventors:

Trevor J. Bauer, Boulder, CO (US);

Jeffrey V. Lindholm, Longmont, CO (US);

F. Erich Goetting, Cupertino, CA (US);

Bruce E. Talley, Louisville, CO (US);

Ramakrishna K. Tanikella, Boulder, CO (US);

Steven P. Young, Boulder, CO (US);

Assignee:

Xilinx, Inc., San Jose, CA (US);

Attorneys:
Primary Examiner:
Int. Cl.
CPC ...
G06F 9/455 (2006.01); G06F 17/50 (2006.01); H03K 19/173 (2006.01); H03K 19/177 (2006.01);
U.S. Cl.
CPC ...
Abstract

A method of modeling two IC dies using the same software model, although the two dies include physical differences. A first programmable logic device (PLD) die includes first and second portions, and is encoded to render the first portion operational and the second portion non-operational. At a boundary between the two portions, interconnect lines traversing the boundary include a first section in the first portion and a second section in the second portion. The second PLD die includes the first portion of the first PLD die, while omitting the second portion. The interconnect lines extending to the edge of the second die are coupled together in pairs. A software model for both die includes a termination model that omits the pair coupling, adds an RC load compensating for the omitted connection, and (for bidirectional interconnect lines) flags one interconnect line in each pair as being invalid for use by routing software.


Find Patent Forward Citations

Loading…