The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Nov. 11, 2008

Filed:

Jul. 11, 2005
Applicants:

Toby James Koktan, Nepean, CA;

Robert Morton, Nepean, CA;

David Henry Graham, Kanata, CA;

James Wisener, Ottawa, CA;

David Motz, Ottawa, CA;

Saida Benlarbi, Ottawa, CA;

David Ambrose Stortz, Kanata, CA;

Inventors:

Toby James Koktan, Nepean, CA;

Robert Morton, Nepean, CA;

David Henry Graham, Kanata, CA;

James Wisener, Ottawa, CA;

David Motz, Ottawa, CA;

Saida Benlarbi, Ottawa, CA;

David Ambrose Stortz, Kanata, CA;

Assignee:

Alcatel Lucent, Paris, FR;

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G06F 11/00 (2006.01); G11C 29/00 (2006.01);
U.S. Cl.
CPC ...
Abstract

Apparatus and methods for autonomously identifying and mitigating soft-errors affecting integrated circuit memory storage devices are provided. A soft-error mitigation process is invoked upon finding that an integrated circuit memory device is affected by a parity error. In a staged approach, unused memory regions of the integrated circuit memory device are reinitialized; if a redundant deployment prevails, the subsystem corresponding to the affected integrated circuit memory device is reset; memory regions having copies of contents thereof stored at remote locations are rewritten with obtained copies of the contents; and memory regions storing contents which are generated at run-time are reinitialized. Directed parity error scans are employed at each stage. If the parity error persists, one of the apparatus, and the subsystem corresponding to the affected silicon memory device is reset during a maintenance window. Advantages are derived from a run-time soft-error mitigation process which increases availability, and reduces maintenance overheads and the need for hardware replacement.


Find Patent Forward Citations

Loading…