The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Oct. 07, 2008

Filed:

May. 06, 2002
Applicants:

Mark B. Fuselier, Austin, TX (US);

Derick J. Wristers, Bee Caves, TX (US);

Andy C. Wei, Radebeul/Dresden, DE;

Inventors:

Mark B. Fuselier, Austin, TX (US);

Derick J. Wristers, Bee Caves, TX (US);

Andy C. Wei, Radebeul/Dresden, DE;

Assignee:

Advanced Micro Devices, Inc., Austin, TX (US);

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H01L 21/00 (2006.01); H01L 21/8238 (2006.01); H01L 21/336 (2006.01);
U.S. Cl.
CPC ...
Abstract

In one illustrative embodiment, the method comprises providing an SOI substrate comprised of an active layer, a buried insulation layer and a bulk substrate, the active layer being doped with a first type of dopant material, the bulk substrate having an inner well formed therein adjacent a surface of the bulk substrate and under the active layer, the inner well being doped with the first type of dopant material, forming a transistor above the SOI substrate in an area above the inner well and applying a voltage to the inner well to vary a threshold voltage of the transistor. In some embodiments, the method further comprises forming an NMOS transistor, wherein the active layer and the inner well are doped with a P-type dopant material. In other embodiments, the method further comprises forming a PMOS transistor, wherein the active layer and the inner well are doped with an N-type dopant material. In another illustrative embodiment, the method comprises providing a consumer product comprised of at least one integrated circuit product, the integrated circuit product being comprised of at least one transistor formed in an active layer of an SOI substrate, the SOI substrate further comprising an inner well formed adjacent a surface of a bulk substrate of the SOI substrate, the inner well being formed under the active layer, the active layer and the inner well being doped with a first type of dopant material, sensing an activity level of the integrated circuit product and applying a voltage of a magnitude and a polarity to the inner well of at least one transistor, the magnitude and polarity of the applied voltage being determined based upon the sensed activity level of the integrated circuit product.


Find Patent Forward Citations

Loading…