The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Aug. 12, 2008

Filed:

Feb. 09, 2006
Applicants:

Laurent R. Moll, San Jose, CA (US);

Yu Qing Cheng, Santa Clara, CA (US);

Peter N. Glaskowsky, Cupertino, CA (US);

Seungyoon Peter Song, East Palo Alto, CA (US);

Inventors:

Laurent R. Moll, San Jose, CA (US);

Yu Qing Cheng, Santa Clara, CA (US);

Peter N. Glaskowsky, Cupertino, CA (US);

Seungyoon Peter Song, East Palo Alto, CA (US);

Assignees:

Sun Microsystems, Inc., Santa Clara, CA (US);

Sun Microsystems Technology LTD, Hamilton, BM;

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
G06F 13/14 (2006.01);
U.S. Cl.
CPC ...
Abstract

A small and power-efficient buffer/mini-cache sources and sinks selected DMA accesses directed to a memory space included in a coherency domain of a microprocessor when cached data in the microprocessor is inaccessible due to any or all of the microprocessor being in a low-power state not supporting snooping. Satisfying the selected DMA accesses via the buffer/mini-cache enables reduced power consumption by allowing the microprocessor (or portion thereof) to remain in the low-power state. The buffer/mini-cache may be operated (temporarily) incoherently with respect to the cached data in the microprocessor and flushed before deactivation to synchronize with the cached data when the microprocessor (or portion thereof) transitions to a high-power state that enables snooping. Alternatively the buffer/mini-cache may be operated in a manner (incrementally) coherent with the cached data. The microprocessor implements one or more processors having associated cache systems (such as various arrangements of first-, second-, and higher-level caches).


Find Patent Forward Citations

Loading…