The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jun. 10, 2008

Filed:

Sep. 02, 2005
Applicants:

Shui-mu Lin, Taichung, TW;

Chien-sheng Chen, Maio-Li, TW;

Nien-hui Kung, Miao-Li, TW;

Der-jiunn Wang, Hsin-Chu, TW;

Jing-meng Liu, Hsin-Chu, TW;

Wei-hsin Wei, Hsin-Chu, TW;

Inventors:

Shui-Mu Lin, Taichung, TW;

Chien-Sheng Chen, Maio-Li, TW;

Nien-Hui Kung, Miao-Li, TW;

Der-Jiunn Wang, Hsin-Chu, TW;

Jing-Meng Liu, Hsin-Chu, TW;

Wei-Hsin Wei, Hsin-Chu, TW;

Assignee:

Richtek Technology Corporation, Hsinchu Hsien, TW;

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H03K 19/02 (2006.01);
U.S. Cl.
CPC ...
Abstract

A voltage generating circuit, which generates tri-state logic output in accordance with high, low or floating of the input node, is proposed. The present voltage generating circuit includes: a pulse generating circuit for generating a plurality of pulses; a voltage selecting circuit having a pair of NMOS transistors coupled in common source, each drain of the NMOS transistors is coupled to a current source respectively, both gates of the NMOS transistors are coupled to an input node, and the paired drain of the NMOS transistors generate a pair of voltage output; a plurality of flip-flops, which couple to drains of the NMOS transistors to lock the voltage output of the NMOS transistors in accordance with the pulses; an inner voltage-generating unit couples to the input node for providing a floating voltage level; and a plurality of switches controlled by the pulses for controlling the normal operation of the voltage selecting circuit and the conduction between the inner-voltage generating unit with the input node.


Find Patent Forward Citations

Loading…