The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Nov. 20, 2007
Filed:
Feb. 03, 2005
James W. Dawson, Poughkeepsie, NY (US);
Paul A. Bunce, Poughkeepsie, NY (US);
Donald W. Plass, Poughkeepsie, NY (US);
Kenneth J. Reyer, Stormville, NY (US);
James W. Dawson, Poughkeepsie, NY (US);
Paul A. Bunce, Poughkeepsie, NY (US);
Donald W. Plass, Poughkeepsie, NY (US);
Kenneth J. Reyer, Stormville, NY (US);
International Business Machines Corporation, Armonk, NY (US);
Abstract
A clock control method and apparatus are provided employing a clock control circuit which generates an array clock for a memory array from a system clock and a reset control signal. The reset control signal is one of a plurality of input control signals to the clock control circuit. When the system clock is below a predefined frequency threshold, the reset control signal is an array tracking reset signal, wherein the active pulse width of the array clock is system clock frequency independent, and when the system clock is above the predefined frequency threshold, the reset control signal is a mid-cycle reset signal, meaning that the active pulse width of the array clock is system clock frequency dependent. A bypass signal is provided as a third input control signal, which when active causes the clock control circuit to output an array clock which mirrors the system clock.