The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Oct. 16, 2007

Filed:

Sep. 30, 2005
Applicants:

Kenneth J. Goodnow, Essex Junction, VT (US);

Clarence R. Ogilvie, Huntington, VT (US);

Christopher B. Reynolds, Milton, VT (US);

Jack R. Smith, South Burlington, VT (US);

Sebastian T. Ventrone, South Burlington, VT (US);

Keith R. Williams, Essex Junction, VT (US);

Inventors:

Kenneth J. Goodnow, Essex Junction, VT (US);

Clarence R. Ogilvie, Huntington, VT (US);

Christopher B. Reynolds, Milton, VT (US);

Jack R. Smith, South Burlington, VT (US);

Sebastian T. Ventrone, South Burlington, VT (US);

Keith R. Williams, Essex Junction, VT (US);

Attorneys:
Primary Examiner:
Int. Cl.
CPC ...
G06F 7/38 (2006.01); H03K 19/173 (2006.01);
U.S. Cl.
CPC ...
Abstract

A field programmable gate array (FPGA) device including a non-programming-based default power-on electronic configuration. The non-programming-based default power-on electronic configuration defines a default state to initial a first logic function. Upon power-up, the FPGA device would be enabled to enter the default state without having first to be configured via a conventional programming mode, thus saving processing time during power-up. Several embodiments are disclosed, such as a mask via circuit, an asynchronous set/reset circuit, an unbalanced latch circuit and a flush and scan circuit. A related method is also disclosed to reduce the memory size dedicated to the first logic function to facilitate further programming after power-up. In addition to time saving and further programming, the FPGA device can also allow partial or incremental programming to expand the full functionality to match customer's different needs.


Find Patent Forward Citations

Loading…