The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Sep. 18, 2007

Filed:

Jul. 03, 2003
Applicants:

John L Glasper, Malvern, GB;

David J Robbins, Malvern, GB;

Weng Y Leong, Worcester, GB;

Inventors:

John L Glasper, Malvern, GB;

David J Robbins, Malvern, GB;

Weng Y Leong, Worcester, GB;

Assignee:

QinetiQ Limited, London, GB;

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H01L 31/072 (2006.01); H01L 31/107 (2006.01);
U.S. Cl.
CPC ...
Abstract

A photodetector circuit incorporates an avalanche photodiode structure having a contact layer () forming an ohmic contact over an annular region () with the annular guard ring (). In the fabrication process, the starting substrate can either be the handle wafer of a p− silicon-on-insulator wafer, or a p-Si substrate with an insulating SiOlayer (). A window () is produced in the insulating layer () by conventional photolithographic and etching. A n+ guard ring () is created by diffusing donor impurities into the substrate, and a thinner insulating SiOlayer () is thermally grown so as to cover the exposed surface of the substrate within the window (). P-type dopant is then implanted through the thin oxide layer to increase the doping level near the surface of the substrate. Subsequently a second window () is made in the insulating layer (), and the layer () is then epitaxially grown selectively on the area of the substrate exposed by the window () in the insulating layer (). The use of the thin oxide layer () reduces the area of the interface between the silicon of the layer () and the SiOof the layer () during the selective epitaxial deposition, thus leading to a reduction in the detrimental effect of the thermal expansion coefficient mismatch and producing less epitaxial defects at the window edge. After the epitaxial layer () has been grown the remaining part of the insulating layer () is removed by wet oxide etch which exposes an annular portion () of the underlying guard ring (). Subsequently a n+ silicon epi-poly layer () is deposited on the surface of the device, and forms an ohmic contact with the guard ring (), and simultaneously forms the top contact of the photodiode. Such a fabrication process does not significantly increase the fabrication complexity. Although an additional mask is required as compared with the conventional fabrication process, the fact that the layer () is in ohmic contact with the guard ring () means that it is no longer necessary to provide a separate contact to the guard ring, and as a result the overall number of masks or process steps used may be similar in both processes.


Find Patent Forward Citations

Loading…