The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Oct. 31, 2006

Filed:

Nov. 19, 2001
Applicants:

Andy P. Annadurai, Fremont, CA (US);

Feng Han, Pleasanton, CA (US);

Mohammed Rahman, Pleasanton, CA (US);

Chris Tsu, Saratoga, CA (US);

Inventors:

Andy P. Annadurai, Fremont, CA (US);

Feng Han, Pleasanton, CA (US);

Mohammed Rahman, Pleasanton, CA (US);

Chris Tsu, Saratoga, CA (US);

Assignee:

Other;

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H04J 3/06 (2006.01); H04J 3/00 (2006.01); G06F 1/12 (2006.01); G06F 15/16 (2006.01); G06F 13/42 (2006.01);
U.S. Cl.
CPC ...
Abstract

Method and circuitry for de-skewing data in data communication networks such as a SONET. The data is sent from a system chip to a framer chip where the data is de-skewed. To detect data skew, the system chip sends a training sequence to the framer chip. The information bits sent to the framer chip are searched in order to detect the training sequence. The training sequences contain clear transition patterns at which all 16 bits of the transmit data and the TCTL signal line are inverted. If any bit does not invert, this bit must be a skewed bit. Based on the data one clock cycle before and one clock cycle after this transition, the skewed bit can be corrected back. After the data skew is detected, a multiplexing logic circuitry is used to correct the skew based on one clock cycle either before or after the transition. The multiplexing logic circuitry includes at least three registers coupled to the inputs of the multiplexing logic circuitry.


Find Patent Forward Citations

Loading…