The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
May. 16, 2006

Filed:

Apr. 15, 2003
Applicants:

Carl Zeitler, Tomball, TX (US);

David B. Glasco, Austin, TX (US);

Rajesh Kota, Austin, TX (US);

Guru Prasadh, Austin, TX (US);

Richard R. Oehler, Somers, NY (US);

David S. Edrich, Austin, TX (US);

Inventors:

Carl Zeitler, Tomball, TX (US);

David B. Glasco, Austin, TX (US);

Rajesh Kota, Austin, TX (US);

Guru Prasadh, Austin, TX (US);

Richard R. Oehler, Somers, NY (US);

David S. Edrich, Austin, TX (US);

Assignee:

Newisys, Inc., Austin, TX (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G06F 12/00 (2006.01); G06F 13/24 (2006.01); G06F 17/50 (2006.01);
U.S. Cl.
CPC ...
Abstract

A computer system is described having a plurality of processing nodes interconnected by a first point-to-point architecture, and a system memory including a plurality of portions each of which is associated with one of the processing nodes. Each processing node includes a processor, and a memory controller for controlling access to the associated portion of the system memory, and may contain a host bridge for facilitating communication with a plurality of I/O devices. The first point-to-point architecture is operable to facilitate first transactions between the processors and the system memory. The computer system further includes at least one I/O controller and a second point-to-point architecture independent of the first point-to-point architecture and interconnecting the I/O controller and the host bridges. The at least one I/O controller is operable to facilitate second transactions between the I/O devices and the system memory via the second point-to-point architecture.


Find Patent Forward Citations

Loading…