The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Apr. 18, 2006
Filed:
Apr. 09, 2001
Yu-chin Hsu, Cupertino, CA (US);
Furshing Tsai, San Jose, CA (US);
Tayung Liu, Sunnyvale, CA (US);
Bassam Tabbara, San Jose, CA (US);
Kunming Ho, Fremont, CA (US);
George Bakewell, McMinnville, OR (US);
Yirng-an Chen, San Jose, CA (US);
Scott Sandler, Beavercreek, OR (US);
Yu-Chin Hsu, Cupertino, CA (US);
Furshing Tsai, San Jose, CA (US);
Tayung Liu, Sunnyvale, CA (US);
Bassam Tabbara, San Jose, CA (US);
Kunming Ho, Fremont, CA (US);
George Bakewell, McMinnville, OR (US);
Yirng-An Chen, San Jose, CA (US);
Scott Sandler, Beavercreek, OR (US);
Novas Software, Inc., San Jose, CA (US);
Abstract
A circuit simulator simulates a circuit described by a circuit logic model as having a set of clocked registers interconnected by un-clocked logic to produce waveform data indicating states of each circuit input signal and of each register output signal as functions of clock signal edge timing. The waveform data and the logic model are then processed to produce a temporal schema model characterizing the circuit's logic and behavior. A display based on the temporal schema model depicts circuit behavior using separate symbols to represent successive circuit input signal states and register output signal states at various times during the simulation. The same display also graphically depicts fan-in or fan-out logical relationships by which circuit input signal states and register output signal states influence register input signal states.