The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Feb. 28, 2006
Filed:
May. 12, 2003
Markus Paul Josef Mergens, Ravensburg, DE;
Koen Gerard Maria Verhaege, Gistel, BE;
Cornelius Christian Russ, Princeton, NJ (US);
John Armer, Middlesex, NJ (US);
Phillip Czeslaw Jozwiak, Plainsboro, NJ (US);
Bart Keppens, Gistel, BE;
Markus Paul Josef Mergens, Ravensburg, DE;
Koen Gerard Maria Verhaege, Gistel, BE;
Cornelius Christian Russ, Princeton, NJ (US);
John Armer, Middlesex, NJ (US);
Phillip Czeslaw Jozwiak, Plainsboro, NJ (US);
Bart Keppens, Gistel, BE;
Sarnoff Corporation, Princeton, NJ (US);
Sarnoff Europe, Gistel, BE;
Abstract
An electrostatic discharge (ESD) MOS transistor including a plurality of interleaved fingers, where the MOS transistor is formed in an I/O periphery of and integrated circuit (IC) for providing ESD protection for the IC. The MOS transistor includes a P-substrate and a Pwell disposed over the P-substrate. The plurality of interleaved fingers each include an N+ source region, an N+ drain region, and a gate region formed over a channel region disposed between the source and drain regions. Each source and drain includes a row of contacts that is shared by an adjacent finger, wherein each contact hole in each contact row has a distance to the gate region defined under minimum design rules for core functional elements of the IC. The Pwell forms a common parasitic bipolar junction transistor base for contemporaneously triggering each finger of the MOS transistor during an ESD event.