The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Feb. 15, 2005

Filed:

May. 23, 2002
Applicants:

Tae Moon Roh, Daejon-Shi, KR;

Dae Woo Lee, Daejon-Shi, KR;

Yil Suk Yang, Daejon-Shi, KR;

IL Yong Park, Pyongtaek-Si, KR;

Sang Gi Kim, Daejon-Shi, KR;

Jin Gun Koo, Daejon-Shi, KR;

Jong Dae Kim, Daejon-Shi, KR;

Inventors:

Tae Moon Roh, Daejon-Shi, KR;

Dae Woo Lee, Daejon-Shi, KR;

Yil Suk Yang, Daejon-Shi, KR;

Il Yong Park, Pyongtaek-Si, KR;

Sang Gi Kim, Daejon-Shi, KR;

Jin Gun Koo, Daejon-Shi, KR;

Jong Dae Kim, Daejon-Shi, KR;

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H01L021/84 ;
U.S. Cl.
CPC ...
Abstract

The present invention relates to a method of fabricating a high-voltage high-power integrated circuit device using a substrate of a SOI structure in which an insulating film and a silicon layer are sequentially stacked on a silicon substrate. The method comprising the steps of sequentially forming an oxide film and a photoresist film on the silicon layer and then performing a photolithography process using a trench mask to pattern the photoresist film; patterning the oxide film using the patterned photoresist film as a mask and then removing the photoresist film remained after the patterning; etching the silicon layer using the patterned oxide film as a mask until the insulating film is exposed to form a trench; forming a nitride film on the entire surface including the trench, performing an annealing process and depositing polysilicon on the entire surface so that the trench is buried; and sequentially removing the polysilicon and the nitride film until the silicon layer is exposed to flatten the surface, thus forming a device isolating film for electrical isolation between devices within the trench. Therefore, the present invention can effectively reduce the isolation area of the trench between the high-voltage high-power device and the logic CMOS device and can easily control the concentration of a deep well.


Find Patent Forward Citations

Loading…