The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Dec. 30, 2003
Filed:
Jan. 31, 2002
Sridhar Ramaswamy, Plano, TX (US);
Texas Instruments Incorporated, Dallas, TX (US);
Abstract
A programmable termination circuit ( ) selectively providing a termination voltage to a driver or receiver of a high-speed serial link, such as CML I/O's. The programmable termination circuit ( ) is adapted for use both at a transmitter front end ( ) and at a receiver front-end ( ) to selectively terminate the respective circuit to one of multiple available voltage supplies (VDDA, VDDT), such as 1.8 volts and 3.3 volts. The programmable termination circuit is software controllable via a single control signal (TS). A level shifter ( ) circuit is provided for coupling the termination control signal (TS) to the programmable termination circuit ( ) to level shift the termination control signal to a logic level suitable with large FETs (M M ) coupled to and controlling the connection of the voltage supplies. A back gate control circuit ( ) is also provided to ensure that PMOS back gates of the large FETs (M M ) are tied to the highest supply available at any instant to avoid forward biasing of the diodes. The gate control circuit ensures that the gates of these PMOS devices are tied to the larger voltage supply should one supply be powered down.