The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Dec. 02, 2003

Filed:

Oct. 01, 1999
Applicant:
Inventors:

Gilbert Laurenti, Saint Paul de Vence, FR;

Jean-Pierre Giacalone, Vence, FR;

Emmanuel Ego, Antibes, FR;

Anne Lombardot, Grasse, FR;

Francois Theodorou, Cagnes-sur-Mer, FR;

Gael Clave, Antibes, FR;

Yves Masse, Biot, FR;

Karim Djafarian, Vence, FR;

Armelle Laine, Antibes, FR;

Jean-Louis Tardieux, Cagnes-sur-Mer, FR;

Eric Ponsot, Vence, FR;

Herve Catan, Saint Laurent du Var, FR;

Vincent Gillet, Le Rouret, FR;

Mark Buser, Pittsburgh, PA (US);

Jean-Marc Bachot, Placassier, FR;

Eric Badi, Saint Laurent du Var, FR;

N. M. Ganesh, Santa Clara, CA (US);

Walter A. Jackson, Pittsburgh, PA (US);

Jack Rosenzweig, Pittsburgh, PA (US);

Shigeshi Abiko, Tokyo To KIta Ku, JP;

Douglas E. Deao, Brookshire, TX (US);

Frederic Nidegger, Nice, FR;

Marc Couvrat, Saint Laurent du Var, FR;

Alain Boyadjian, Vallauris, FR;

Laurent Ichard, Juan les Pins, FR;

David Russell, Bucks, GB;

Assignee:
Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G06F 1/32 ;
U.S. Cl.
CPC ...
G06F 1/32 ;
Abstract

A processor ( ) is provided that is a programmable fixed point digital signal processor (DSP) with variable instruction length, offering both high code density and easy programming. Architecture and instruction set are optimized for low power consumption and high efficiency execution of DSP algorithms, such as for wireless telephones, as well as pure control tasks. The processor includes an instruction buffer unit ( ), a program flow control unit ( ), an address/data flow unit ( ), a data computation unit ( ), and multiple interconnecting busses. Dual multiply-accumulate blocks improve processing performance. A memory interface unit ( ) provides parallel access to data and instruction memories. The instruction buffer is operable to buffer single and compound instructions pending execution thereof. A decode mechanism is configured to decode instructions from the instruction buffer. The use of compound instructions enables effective use of the bandwidth available within the processor. A soft dual memory instruction can be compiled from separate first and second programmed memory instructions. Instructions can be conditionally executed or repeatedly executed. Bit field processing and various addressing modes, such as circular buffer addressing, further support execution of DSP algorithms. The processor includes a multistage execution pipeline with pipeline protection features. Various functional modules can be separately powered down to conserve power. The processor includes emulation and code debugging facilities with support for cache analysis.


Find Patent Forward Citations

Loading…