The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Mar. 12, 2002

Filed:

Aug. 20, 1999
Applicant:
Inventor:

Tanya J. Snyder, Edina, MN (US);

Assignee:

Agilent Technologies, Inc., Palo Alto, CA (US);

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
G01D 5/34 ; H01J 4/014 ;
U.S. Cl.
CPC ...
G01D 5/34 ; H01J 4/014 ;
Abstract

An interpolation circuit for an optical encoder or other sensing device includes a signal generating circuit, a comparator circuit and a logic circuit. The signal generating circuit generates A, A′, B, B′, one or more fractional A or A′ and one or more fractional B or B′ ramp signals in response to input ramp signals that are one quarter cycle out of phase. The comparator circuit compares selected pairs of the A, A′, B, B′, one or more fractional A or A′ and one or more fractional B or B′ ramp signals and generates intermediate signals. The phases of the intermediate signals are preferably uniformly or nearly uniformly distributed in phase with respect to the ramp signals. The logic circuit combines the intermediate signals and provides first and second output signals, each having multiple cycles of the ramp signals. In one embodiment, the signal generating circuit generates A, A′, B, B′, A/ or A′/ and B/ or B′/ ramp signals. The logic circuit provides first and second output signals having a total of 16 states, thereby providing a resolution of 16 states for each cycle of the ramp signals.


Find Patent Forward Citations

Loading…