The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Feb. 13, 2001
Filed:
Mar. 23, 1994
Sadashi Shimoda, Tokyo, JP;
Seiko Instruments Inc., , JP;
Abstract
By utilizing a plurality of charge storing elements, a delay circuit may be reduced in size and cost. A delayed output signal is produced a predetermined time period after detection of an input signal by selectively charging and discharging each of a plurality of charge storage units either concurrently or successively and by detecting the charge level of each respective charge storage element. When the charge level of the respective charge storing elements indicates that a predetermined period of time has transpired since detection of the input signal, a delayed output signal is generated. This operation is performed in one embodiment by simultaneously charging two capacitors, comparing the voltage level of one capacitor with a reference potential, and inverting an output signal when the level reaches the predetermined reference potential. The second capacitor is used to tie the output to this level while the first capacitor discharges. In another embodiment, capacitors are charged and discharged in cycles and a counter is used to count the number of charge/discharge cycles. When the count reaches a predetermined number, the output signal is generated. Accordingly, a delay circuit may be produced without the need for large capacitors and resistors and may be formed in a monolithic integrated circuit.