The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Nov. 14, 2000

Filed:

Dec. 28, 1999
Applicant:
Inventors:

David W Burns, San Jose, CA (US);

Janusz Bryzek, Fremont, CA (US);

Assignee:

Maxim Integrated Products, Sunnyvale, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L / ; H01L / ; H01L / ;
U.S. Cl.
CPC ...
257669 ; 257676 ; 257692 ; 257704 ; 257622 ;
Abstract

A stress-isolated integrated circuit includes a semiconductor die (24) having first and second surfaces (28, 32) and a semi-circumferential trench (44) formed into the first surface of the die to define a stress-isolated region (48). At least some of the active IC components are located in the stress-isolated region. A cavity (46) is formed into the second surface of the die, the cavity being sized so that the trench opens into the cavity to create a cantilevered stress-isolated region extending from the remainder of the die. The second surface of the die is secured to a lead frame (36), the lead frame having bond wires (42) secured to bond pads (26) on the die. A molding compound (54) encapsulates the die, the cap, the bond wires and a portion of the lead frame to create a molded IC device (20). The invention helps to improve performance characteristics and component variables of analog and mixed-signal integrated circuits by isolating critical portions of the integrated circuits from detrimental packaging and molding stresses.


Find Patent Forward Citations

Loading…