The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jun. 27, 2000

Filed:

Dec. 17, 1998
Applicant:
Inventor:

Steven M Labram, Crolles, FR;

Assignee:

U.S. Philips Corporation, New York, NY (US);

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H03K / ; H03K / ; H03K / ; H03K / ;
U.S. Cl.
CPC ...
326 83 ; 326 27 ; 326 28 ; 327108 ; 327170 ;
Abstract

Output stage with self calibrating slew rate control. An output stage comprising a first (1) and a second (2) supply terminal for receiving a supply voltage (SV); a pre-drive circuit (PDS) coupled to an input terminal (IP) for receiving an input signal (V.sub.i), the pre-drive circuit (PDS) comprising a series transistor (TS) with a control electrode (TS.sub.g) for receiving a control voltage (V.sub.cntrl) for controlling a maximum current from an output (PDS.sub.OUT) of the pre-drive circuit (PDS), and a capacitor (C) for retaining the control voltage (V.sub.cntrl); an output-drive circuit (ODS) for delivering an output signal (V.sub.o) at an output terminal (OP) in response to the input signal (V.sub.i); and a control circuit (CC) for delivering the control voltage (V.sub.cntrl). The output stage further comprises a control circuit (CC) which is coupled between the output terminal (OP) and the control electrode (TS.sub.g). The pre-drive circuit (PDS) and the output-drive circuit (ODS) together form a non-inverting output stage. If the slew rate of the output signal (V.sub.o) is too large it will gradually be reduced by adapting the control voltage (V.sub.cntrl) The control circuit CC, the pre-drive circuit (PDS), and the output-drive circuit (ODS) together form a clocked feedback loop in order to automatically calibrate the slew rate of the output signal (V.sub.o) during a few clock cycles.


Find Patent Forward Citations

Loading…