The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jan. 04, 2000

Filed:

May. 29, 1997
Applicant:
Inventors:

Daty Michael Rogers, Garland, TX (US);

Guatam V Thaker, Plano, TX (US);

Assignee:
Attorneys:
Primary Examiner:
Int. Cl.
CPC ...
G03F / ;
U.S. Cl.
CPC ...
430316 ; 430317 ; 438717 ;
Abstract

A process for forming a polysilicon line having linewidths below 0.35 .mu.m. The layer of polysilicon (20) is deposited over a semiconductor body (10). A layer of bottom anti-reflective coating (BARC) (30) is deposited over the polysilicon layer (20). A resist pattern (40) is formed over the BARC layer (30) using conventional lithography (e.g., I-line lithography). The resist pattern (40) has minimum dimensions of 0.30 .mu.m or greater. The BARC layer (30) is etched using the resist pattern (40) until the endpoint is detected. The BARC layer (30) and resist pattern (40) are then overetched using an isotropic etch having a selectivity of one-to-one between the BARC and resist. The overetch is a timed etch to control the linewidth reduction in the resist/BARC pattern. The minimum dimension of the pattern (50) is reduced to below 0.3 .mu.m. Finally, the polysilicon layer (20) is etched using the reduced width pattern (50).


Find Patent Forward Citations

Loading…