The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Sep. 28, 1999
Filed:
May. 19, 1997
Toshio Seo, Twinsburg, OH (US);
Jason Eric Waldeck, Lexington, KY (US);
Lexmark International Inc, Lexington, KY (US);
Abstract
A method and apparatus for dividing a clock circuit employs a device having a first counting element capable of repetitively incrementing through the first plurality of states and a second counting element, having a second number of states, that generates a second output bit and repetitively increments through the second plurality of states. The first counting element is responsive to the second output bit of the second counting element and the reset signal input of the second counting element is responsive to at least one of the first plurality of output bits so that the second counting element resets to an initial state either when the oscillator signal is asserted and the second counting element counts through each of the second plurality of states or when the oscillator signal is asserted and the reset signal input is asserted and the second counting element has incremented through a preselected number of the second plurality of states. The first counting element increments whenever both the oscillator signal and the enable signal input are asserted. The first counting element and the second counting element, combined, have a predetermined third number of states. A circuit, responsive to the first plurality of output bits from the first counting element and the second output bit from the second counting element, asserts a quasi-periodic pulsed signal during a preselected subset of the third number of states, so that the quasi-periodic pulsed signal has a mean frequency equal to oscillator frequency divided by a fraction.