The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Sep. 07, 1999
Filed:
Sep. 30, 1997
Ronald T Horan, Houston, TX (US);
Phillip M Jones, Spring, TX (US);
Gregory N Santos, Cypress, TX (US);
Robert Allan Lester, Houston, TX (US);
Jerome J Johnson, Spring, TX (US);
Michael J Collins, Tomball, TX (US);
Compaq Computer Corporation, Houston, TX (US);
Abstract
A computer system having a core logic chipset that functions as a bridge between an Accelerated Graphics Port ('AGP') bus device such as a graphics controller, and a host processor and computer system memory wherein a Graphics Address Remapping Table ('GART table') is used by the core logic chipset to remap virtual memory addresses used by the AGP graphics controller into physical memory addresses that reside in the computer system memory The GART table enables the AGP graphics controller to work in contiguous virtual memory address space, but actually use non-contiguous blocks or pages of physical system memory to store textures, command lists and the like. The GART table is made up of a plurality of entries, each entry comprising an address pointer to a base address of a page of graphics data in memory. The core logic chipset may cache a subset of the most recently used GART table entries to increase AGP performance when performing the address translation. When a GART table entry is not found in the cache, a memory access is required to obtained the needed GART table entry. There are two GART table entries in each quadword returned in toggle mode of the cacheline of memory information returned from the memory read access. At least one quadword (two GART table entries) are stored in the cache each time a memory access is required because of a cache miss.