The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Aug. 17, 1999
Filed:
Jul. 29, 1997
Israel Beinglass, Sunnyvale, CA (US);
Ramanujapuram A Srinivas, San Jose, CA (US);
Applied Materials, Inc., Santa Clara, CA (US);
Abstract
Described is an improved polysilicon/tungsten silicide (WSi.sub.x) composite layer formed over an integrated circuit structure on a semiconductor wafer and characterized by improved step coverage and non tungsten-rich tungsten:silicon ratio of the WSi.sub.x layer, and a method of forming same. A doped layer of polysilicon is formed in a first deposition chamber over an integrated circuit structure previously formed on a semiconductor substrate and a capping layer of undoped polysilicon is then deposited in the first deposition chamber over the doped polysilicon layer. The substrate is then transferred from the first deposition chamber into a second deposition chamber without exposing the surface of the polysilicon layer to an oxidizing media. The desired tungsten silicide layer is then formed in the second deposition chamber onto undoped polysilicon capping layer, using a gaseous source of tungsten such as WF6, and dichlorosilane (DCS) as the source of silicon, without the formation of the undesirable tungsten-rich tungsten silicide layer characteristic of the prior art. The undoped polysilicon capping layer may then be doped, after the formation of the tungsten silicide layer, by subsequently heating the structure sufficiently to cause the dopant in the doped polysilicon layer to migrate into the undoped polysilicon layer thereon. Such heating may be carried out in a separate annealing step, but preferably is carried out in situ as a part of the subsequent processing of the integrated circuit structure being formed on the substrate.