The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jul. 06, 1999

Filed:

Dec. 12, 1997
Applicant:
Inventors:

Michael Naum, Tyngsborough, MA (US);

David H Bassett, San Jose, CA (US);

Assignee:

Other;

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
G01R / ; H01L / ;
U.S. Cl.
CPC ...
438 18 ; 438 14 ; 438 17 ;
Abstract

The uppermost metal layer (metal-one) on a flip-chip packageable IC is modified to include at least one VCC pad, at least one ground pad, and at least one and preferably five test pads. Each pad is sized to be probe wafer-contactable, is and electrically coupled to appropriate vias formed in the IC. During IC fabrication but before the destination layer is fabricated, the IC is tested using a wafer probe that couples appropriate signals and power to the pads formed on the metal-one layer. If testing discloses a bug, it is possible to modify the IC metal-one traces, e.g., using FIB and then re-wafer probe test the IC. An insulating layer and destination layer may then be fabricated over what is known to be a good IC, and re-testing may occur. In this fashion, debugging diagnostics are made using testable ICs, and any metal-one revision may be tried and confirmed before changing the metal-one pattern for mass produced ICs. Preferably the IC includes a JTAG-compatible controller, and the metal-one layer includes five JTAG pads.


Find Patent Forward Citations

Loading…