The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Feb. 09, 1999

Filed:

Dec. 14, 1995
Applicant:
Inventors:

Masahide Tokuda, Ome, JP;

Takeshi Kato, Akishima, JP;

Hiroyuki Itoh, Akiruno, JP;

Masayoshi Yagyu, Hannou, JP;

Yuuji Fujita, Koganei, JP;

Mitsuo Usami, Akishima, JP;

Assignee:

Hitachi, Ltd., Tokyo, JP;

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H05K / ; H05K / ; H05K / ; H05K / ;
U.S. Cl.
CPC ...
361779 ; 174260 ; 174261 ; 174262 ; 174264 ; 361760 ; 361767 ; 361771 ; 361783 ;
Abstract

A structure for connecting an integrated circuit chip to a wiring substrate which implements high-density packaging, high-density connection, high-speed signal transmission, and low cost. An integrated circuit is connected to a wiring substrate by means of flip-chip die bonding using an adhesive film. A direct through-hole connection is formed directly below a connecting pad so as to pass through the adhesive film and the wiring substrate. This direct through-hole connection directly connects the connecting pad to the wire. As a result of reduced area and thickness of the chip, the chip is mounted in high density, and high-density inputs and outputs are implemented by means of minute two-dimensional connections. Short wire connections directly connected to the chip permit high speed signal transmission, and high reliability is ensured by the dispersion of stress. Low-cost packaging can be effected by simple processes and facilities.


Find Patent Forward Citations

Loading…