The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Oct. 20, 1998

Filed:

Feb. 28, 1997
Applicant:
Inventors:

Kenichiro Sugio, Miyazaki, JP;

Tetsuya Mitoma, Miyazaki, JP;

Assignee:
Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H03K / ;
U.S. Cl.
CPC ...
327108 ; 327112 ; 327379 ; 327384 ; 327389 ; 326 26 ; 326 27 ; 326 82 ; 326 83 ; 326 87 ;
Abstract

An output buffer circuit of the present invention comprises a first input terminal receiving a first input signal, a second input terminal receiving a second input signal, a control input terminal receiving a control signal, an output terminal outputting an output signal, a first transistor coupled between the output node and a first potential source and a second transistor coupled between the output node and a second potential source. The output buffer of the present invention further includes a first gate circuit and a second gate circuit. The first gate circuit has a first input node coupled to receive the first input signal, a second input node coupled to receive the control signal, an enable input node coupled to receive the second input signal and an output node coupled to the control terminal of the first transistor. The first gate circuit outputs the signal received by the enable input node when the signals received by the first and second input nodes have predetermined level. The second gate circuit has a first input node coupled to receive the second input signal, a second input node coupled to receive the control signal, an enable input node coupled to receive the first input signal and an output node coupled to the control terminal of the first transistor. The second gate circuit has the same circuit configuration of the first gate circuit.


Find Patent Forward Citations

Loading…