The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Aug. 25, 1998

Filed:

Feb. 06, 1997
Applicant:
Inventors:

Jeffrey H Hwang, Saratoga, CA (US);

Donald Yu, San Jose, CA (US);

Calvin Hsu, San Mateo, CA (US);

Alland Chee, Union City, CA (US);

Assignee:

Micro Linear Corporation, San Jose, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G05F / ; G05F / ;
U.S. Cl.
CPC ...
323222 ; 323207 ; 363 89 ;
Abstract

A combination PFC-PWM integrated circuit converter controller having a power factor correction stage and a pulse-width modulation stage. The power factor correction stage provides unity power factor and a regulated intermediate output voltage by sensing a current in the power factor correction circuit and by sensing the regulated intermediate output voltage in a voltage control loop. The regulated intermediate output voltage is sensed by an error amplifier that includes a current mirror. A dc supply voltage for powering the integrated circuit is generated that is representative of the regulated intermediate output voltage. The dc supply voltage is sensed for an overvoltage protection function. By sensing the intermediate regulated output voltage in the voltage control loop and by sensing the dc supply voltage for overvoltage protection, a component failure is less likely to affect both functions than if a single voltage was sensed for both functions. The pulse-width modulation stage waits a predetermined delay time after start up for the output voltage to rise before beginning the pulse-width modulation function. The delay time is determined by an amount of time taken to charge a capacitor to a predetermined voltage after start up. The capacitor is charged by a current source that is switched on and off according to a clock signal such that the capacitor is charged only a portion of time. Therefore, a larger current source may be used than otherwise which results in more reliable control of the delay time.


Find Patent Forward Citations

Loading…