The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
May. 05, 1998

Filed:

Sep. 09, 1996
Applicant:
Inventors:

Allan Robert Bertolet, Williston, VT (US);

Kim P Clinton, Essex Junction, VT (US);

Christine Marie Fuller, Williston, VT (US);

Scott Whitney Gould, South Burlington, VT (US);

Steven Paul Hartman, Jericho, VT (US);

Joseph Andrew Iadanza, Hinesburg, VT (US);

Frank Ray Keyser, Colchester, VT (US);

Eric Ernest Millham, St. George, VT (US);

Timothy Shawn Reny, Underhill Center, VT (US);

Brian A Worth, Milton, VT (US);

Gulson Yasar, South Burlington, VT (US);

Terrance John Zittritsch, Williston, VT (US);

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H03K / ;
U.S. Cl.
CPC ...
326 39 ; 326 41 ;
Abstract

A programmable logic cell has four logic gates, two of which are configurable. The two configurable logic gates are positioned near the logic cell inputs. Each configurable logic gate has two inputs, each input being connected to one of the four logic cell inputs. The remaining two logic gates receive the outputs of the configurable logic gates. Four independent logic cell input nodes are provided, each having associated therewith a programmable input multiplexer. Each input multiplexer can have inputs connected to at least two types of interconnect conductors. The cell also has two output paths, each having associated therewith an independently-controlled output multiplexer. The output of each output multiplexer is connected to an input of the other output multiplexer. Additional features include a multiplexer having inputs connected to two cell input nodes, a select input connected to a third logic cell input node, and an output connected to a cell output node; a system low-skew data (e.g., clock) input available to at least one of the input multiplexers; a flip-flop connected within the logic cell; and internal cell feedback. The preferred method of programming utilizes user-programmed SRAM memory cells.


Find Patent Forward Citations

Loading…