The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Aug. 26, 1997

Filed:

Feb. 01, 1996
Applicant:
Inventor:

Sonke Struck, Neu Wulmsdorf, DE;

Assignee:

U.S. Philips Corporation, New York, NY (US);

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
G11C / ; G11C / ;
U.S. Cl.
CPC ...
365149 ; 365233 ; 327284 ;
Abstract

A delay circuit having at least two memory cells (3, 4, 5, 6, 8, 9) each including a capacitive memory element (20, 26, 40, 45), a write transistor (22, 28, 42, 47) by which information to be delayed can be written from a write line (18) into the capacitive memory element (20, 26, 40, 45), and a read transistor (21, 27, 41, 46) by which information can be read from the capacitive memory element (20, 26, 40, 45) on a read line (19), and having a control arrangement which is clocked by means of a first control clock and whose input receives a control signal and which includes intercoupled control circuits (11, 12, 13, 14, 15, 16) one of which is associated with a respective memory cell (3, 4, 5, 6, 8, 9), each control circuit (11, 12, 13, 14, 15, 16) of the read transistor (21, 27, 41, 46) of the associated memory cell (3, 4, 5, 6, 8, 9) being controllable by means of the input signal and each control circuit (11, 12, 13, 14, 15, 16) of the write transistor (22, 28, 42, 47) of the associated memory cell being controllable by means of the output signal, in which each control circuit (11, 12, 13, 14, 15, 16) has a first control element (43, 48, 24, 30) and a subsequent second control element (44, 49, 25, 31), those control circuits (14) whose preceding control circuit (11) is arranged locally remote have a third control element (29) preceding the first control element (30), in that the input of the third control element (29) receives the output signal of the first control element (24) of the preceding, spatially remote control circuit (11), and in that the first control elements (43, 48, 24, 30) of the control circuits (11, 12, 13, 14, 15, 16) are clocked by the first clock and the second (44, 49, 25, 31) and third (29) control elements of the control circuits (11, 12, 13, 14, 15, 16) are clocked by a second clock.


Find Patent Forward Citations

Loading…