The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Aug. 12, 1997

Filed:

Nov. 20, 1995
Applicant:
Inventors:

Phat C Truong, Houston, TX (US);

Sung-Wei Lin, Houston, TX (US);

Assignee:
Attorneys:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
G11C / ;
U.S. Cl.
CPC ...
36518513 ; 36518511 ; 36518512 ; 36518502 ;
Abstract

In a multi-sector nonvolatile memory array in which each memory cell has a drain coupled to a bitline, each memory cell of each sector has a source coupled to a common array-source line, each memory cell in a row of the first sector has a control gate coupled to a wordline and each memory cell of a row in another sector has a control gate coupled to that wordline, a method for programming a memory cell in one sector of said method includes connecting at least the second common array-source line to each bitline coupled to drains of columns of memory cells in the another sector, then biasing at a positive voltage both the common array-source line and the bitlines coupled to drains of memory cells in columns of the another sector, and then applying a programming voltage to the selected wordline coupled to the control gate of the selected cell in the first sector. An erasing method includes connecting the wordlines to a reference voltage, connecting at least one deselected common array-source line to each bitline coupled to drains of columns of memory cells in the deselected sector, then biasing at a positive voltage both the deselected common array-source line and said bitlines coupled to drains of memory cells in columns of the deselected sector, and then applying a positive erasing voltage to said common array-source line of the selected sector.


Find Patent Forward Citations

Loading…