The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jun. 17, 1997

Filed:

Aug. 05, 1994
Applicant:
Inventors:

Michael Dwayne Knox, Fishers, IN (US);

Aaron Hal Dinwiddie, Fishers, IN (US);

David Jay Duffield, Indianapolis, IN (US);

Paul Dean Filliman, Indianapolis, IN (US);

Assignee:

Thomson Consumer Electronics, Inc., Indianapolis, IN (US);

Attorneys:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
G06F / ; G06F / ; G06F / ;
U.S. Cl.
CPC ...
395507 ; 395515 ; 345185 ; 345189 ; 345199 ; 345150 ;
Abstract

In order to increase the speed of the transfer of control data to an OSD circuit, and to eliminate 'holes' in memory caused by the use of memory mapped registers, dual use is made of the serial data port of the OSD circuit to accomplish two distinct tasks, serial transfer of graphics data and serial transfer of the control data. The on-screen display apparatus includes an OSD circuit for generating an graphics signal for display on a display screen, a controller coupled to the OSD circuit, for controlling the OSD circuit, and a VRAM including a first area for storing graphics data and a second area for storing control data for the OSD circuit. The VRAM has a parallel input/output port coupled to the controller and a serial output port coupled to the OSD circuit, the serial output port conveys the graphics data from the first area of the VRAM to the OSD circuit for processing and display. The controller writes the control data to the second area of the VRAM via the input/output port and the OSD circuit reads the control data from the VRAM via the serial output port during each vertical sync interval.


Find Patent Forward Citations

Loading…